| Company<br>Contact Person<br>Acrian, Inc.<br>10060 Bubb Road<br>Cupertino, CA 95014<br>(408) 996-8522<br>Jim Huiskens<br>VP of Mfg.               |                    |                                                           |                    | mum Featu     | gies Availab<br>re Size/Gate<br>h shown in | le<br>e length<br>parentheses)                                                                                                   |                                                     |                        | Minimum                                                                                                                    | Cost Per<br>Prototype Run<br>(with prod. cost,<br>if available)<br>nMOS: \$3,000<br>per 25 wafers<br>CMOS: \$4,000<br>per 25 wafers<br>Bipolar: \$25<br>per wafer,<br>per mask layer |                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------|--------------------|---------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
|                                                                                                                                                   | n<br>Me-G          | MOS<br>Si-G                                               | pl<br>Me-G         | MOS<br>Si-G   | Me-G                                       | MOS<br>Si-G                                                                                                                      | Bipolar                                             | Prod.<br>Wafer<br>Size | Production<br>Requirements<br>(\$ or wafers<br>per year)                                                                   |                                                                                                                                                                                      | Design Format<br>from Customer                             |
|                                                                                                                                                   | бμт<br>(10μm)      |                                                           |                    |               | √<br>6µm<br>(10µm)                         |                                                                                                                                  | ~                                                   | 3"                     | \$10,000/yr.                                                                                                               |                                                                                                                                                                                      | Masks,<br>Calma tape,<br>PG tape                           |
| American Microsystems, Inc.<br>3800 Homestead Road<br>Santa Clara, CA 95051<br>(408) 246-0330<br>Jerry Crosby<br>Product Manager,<br>COT Products |                    | √<br>3.5µm<br>(nMOS I)<br>3µm<br>(nMOS II)<br>5µm,<br>6µm | √<br>7.5µm         |               | √<br>7.5µm                                 | √<br>5μm<br>(CMOS I),<br>3μm<br>(CMOS II)<br>single<br>or<br>double<br>metal                                                     |                                                     | 4"                     | Working plate<br>plate input:<br>\$75,000/yr.<br>PG or Calma<br>input: 10<br>times engi-<br>neering cost<br>for first year | Development<br>cost:<br>\$14,000 to<br>\$30,000                                                                                                                                      | Calma tape,<br>PG tape,<br>working plates                  |
| ASEA HAFO<br>66 Bovet Road<br>San Mateo, CA 94402<br>(415) 574-5400                                                                               |                    |                                                           |                    |               | √<br>Зµт<br>(8µm)                          | √<br>2µm<br>(10µm)<br>CMOS/<br>SOS                                                                                               |                                                     | 3″                     | One batch<br>(40 me-gate<br>CMOS wafers<br>or 20 CMOS/<br>SOS wafers)                                                      | \$20,000 (incl.<br>mask and wafer-<br>fab charges)                                                                                                                                   | Masks,<br>PG tape,<br>CIF (PG tape<br>or CIF<br>preferred) |
| Anders Dejenfelt<br>Sales Manager                                                                                                                 |                    |                                                           |                    |               |                                            |                                                                                                                                  |                                                     |                        |                                                                                                                            | 1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.                                                                                                                                             | pretented)                                                 |
| Cherry Semiconductor Corp.<br>2000 S. County Trail<br>E. Greenwich, RI 02818<br>(401) 885-3600<br>David Pryce<br>Marketing Manager                |                    |                                                           |                    |               |                                            |                                                                                                                                  | $\sqrt{linear,}$<br>l <sup>2</sup> L,<br>optoelect. | 3″                     | 100 wafers/<br>month                                                                                                       | \$3000 per<br>engineering run<br>(10 wafers)<br>Prod. cost:<br>\$120 to \$160<br>per wafer<br>(1,000 to \$,000<br>wafers/mo.)                                                        | Applicon tape,<br>Calma tape,<br>masks,<br>scaled drawings |
| Citel<br>3060 Raymond Street<br>Santa Clara, CA 95050<br>(408) 727-6562<br>Gary Hess<br>Marketing Director                                        | √<br>5μm<br>(10μm) | 3μm<br>(8μm)<br>4μm<br>(8μm)<br>5μm<br>(10μm)             | √<br>5μm<br>(10μm) | 5μm<br>(10μm) | √<br>5μm<br>(10μm)                         | 3μm<br>(8μm)<br>4μm<br>(8μm)<br>5μm<br>(10μm)<br>5μm<br>2-layer<br>poly                                                          | √<br>Linear<br>6μm,<br>I²L<br>5μm                   | 3"<br>and<br>4"        | Lot: 25<br>wafer starts                                                                                                    | Variable                                                                                                                                                                             | Calma tape,<br>masks,<br>PG tape                           |
| Comdial Semiconductor Serv.<br>1230 Bordeaux Drive<br>Sunnyvale, CA 94086<br>408) 744-1800<br>Gary Kennedy<br>/P and General Manager              |                    | √<br>3µm<br>(8µm),<br>4µm<br>(8µm)                        |                    |               |                                            | <ul> <li>4μm</li> <li>(8μm),</li> <li>4μm</li> <li>(8μm),</li> <li>2-layer</li> <li>poly,</li> <li>5μm</li> <li>(8μm)</li> </ul> |                                                     | 4"                     | 25 wafers<br>(Comdial<br>specializes<br>in quick-<br>turnaround<br>prototyping)                                            | \$7000 to \$8000<br>for $3\mu$ m HMOS<br>(10 or 15 days)<br>\$7000 to \$9000<br>for $4\mu$ m CMOS<br>(10 or 15 days)<br>Consult factory<br>for other<br>requirements                 | Calma tape,<br>CIF,<br>masks,<br>e-beam tape               |
| Exar Integrated Systems, Inc.<br>750 Palomar Avenue<br>Sunnyvale, CA 94088<br>408) 732-7970                                                       |                    | √<br>5µm                                                  |                    |               | √<br>5µm                                   | √<br>5µm                                                                                                                         | √<br>Linear,<br>I <sup>2</sup> L                    | 3″                     | 250<br>wafers/yr.                                                                                                          | Consult factory                                                                                                                                                                      | Calma tape,<br>masks<br>(preferred)                        |
| Thruston Awalt                                                                                                                                    |                    |                                                           |                    |               |                                            |                                                                                                                                  | · · · ·                                             | din an el              |                                                                                                                            |                                                                                                                                                                                      |                                                            |

| Post Wafer-<br>Processing<br>Services<br>(wafer<br>probing,<br>packaging,<br>testing, etc.) | Normal<br>Turnaround Time                                                                                                                     | Wafer<br>Acceptable<br>Criteria<br>(std. process<br>control monitor)                                            | Technical<br>Interaction<br>Between Foundry<br>and Customer                       | Availability of<br>Design Rules<br>for Various<br>Processes | Must<br>Customer<br>Sign Non-<br>disclosure<br>Agreements | Simulator<br>Parameters<br>Available                                    | Second-<br>Source<br>Agreements                                                                       | Will<br>Foundry<br>Modify<br>Process? | Processes<br>Available Within<br>Next 6 Months                                                                                             |
|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| (none)                                                                                      | Masks to wafers:<br>6 wks.<br>PG tape to wafers:<br>10 wks.                                                                                   | Test monitors<br>supplied by<br>Acrian or by<br>customer                                                        | Initial engi-<br>neering review;<br>updates as<br>required                        | All                                                         | Yes                                                       | Process simu-<br>lation support<br>via PRODEM<br>(similar to<br>SUPREM) | (none)                                                                                                | Yes                                   | Radhard me-<br>gate CMOS:<br>June 1983<br>Si-gate CMOS<br>(5µm): Nov. 1983                                                                 |
| Probing,<br>packaging,<br>packaged-<br>part testing                                         | PG tape to cut-and-<br>go's: 4 to 5 wks.<br>Database tape to<br>cut-and-go's:<br>5 to 6 wks.<br>PG tape to<br>packaged parts:<br>7 to 10 wks. | AMI process<br>control monitor<br>on all wafers;<br>will add<br>customer PCM<br>if requested                    | Formal review<br>after each<br>phase of AMI<br>development<br>cycle<br>(optional) | Available<br>for all<br>processes                           | Yes                                                       | ASPEC                                                                   | In negotiation<br>with several<br>companies                                                           | Yes $(V_T$ and implants)              | nMOS III (2µm):<br>3Q83<br>CMOS I (shrink<br>to 4µm): 3Q83<br>CMOS II (10V):<br>2Q83<br>CMOS III (2µm):<br>1Q84<br>EEPROM process:<br>4Q84 |
| Probing,<br>packaging,<br>packaged-<br>part testing,<br>burn-in                             | PG tape to wafers:<br>6 wks. (CMOS)<br>7 wks. (CMOS/SOS)<br>Add 3 wks. for<br>packaging/testing                                               | ASEA HAFO-<br>supplied<br>process-<br>param. modules<br>(PPM's) and<br>yield-<br>measurement<br>modules (YMM's) | Initial review                                                                    | All processes<br>provided                                   | Yes                                                       | SPICE 2G4<br>and<br>SPICE 2G5                                           | Process is<br>RCA-<br>compatible                                                                      | Yes,<br>(large<br>order)              | 4-inch process<br>line with dry<br>processing and<br>positive photo-<br>resist: 4Q83                                                       |
| Probing,<br>packaging,<br>testing                                                           | 8 wks. (typical):<br>Design rule check,<br>1 wk.;<br>Mask generation,<br>2 wks.;<br>Fabrication, 5 wks.                                       | Cherry-<br>supplied PCM                                                                                         | Design reviews<br>to establish<br>circuit/<br>process<br>requirements             | All                                                         | Maybe                                                     | ISPICE<br>(NCSS)                                                        | Yes<br>(not<br>specified)                                                                             | Yes                                   | (none<br>contemplated)                                                                                                                     |
| Probing,<br>packaging,<br>packaged-<br>part testing                                         | Masks to packaged<br>parts (production<br>parts, typical)<br>nMOS/pMOS: 6-8 wks.<br>CMOS: 7-9 wks.                                            | Citel- or<br>customer-<br>supplied test<br>circuit                                                              | Initial review                                                                    | All                                                         | Yes                                                       | Electrical<br>(not simulator)<br>parameters<br>supplied                 | (not<br>specified)                                                                                    | Depends<br>on<br>individual<br>case   | 4″ bipolar<br>capability:<br>Dec. 31, 1983                                                                                                 |
| Probing,<br>packaging,<br>packaged-<br>part testing                                         | Masks to wafers<br>(prototype):<br>5 wkg. days (HMOS)<br>10 wkg. days (CMOS)<br>Masks to tested<br>wafers (Cty.: 500):<br>15 wkg. days        | Comdial- or<br>customer-<br>supplied test<br>device                                                             | Initial review                                                                    | All                                                         | No                                                        | SPICE                                                                   | Unofficially,<br>process is<br>compatible<br>with<br>several<br>large semi-<br>conductor<br>suppliers | Open<br>for<br>discussion             | 3-μm p-well<br>CMOS (6μm metal<br>pitch): 4Q83<br>3-μm n-well<br>CMOS process:<br>4Q83                                                     |
| Probing,<br>packaging,<br>packaged-<br>part testing                                         | Masks to wafers out:<br>4 to 6 wks.<br>Add 2 to 4 wks. for<br>tested devices                                                                  | Exar- or<br>customer-<br>supplied PCM<br>(in-house PCM<br>preferred)                                            | Initial review<br>plus any<br>required<br>process<br>matrices                     | All                                                         | Yes                                                       | (not<br>available)                                                      | Rohm<br>(parent<br>company<br>in Japan)                                                               | Yes<br>(negotiable)                   | (not specified)                                                                                                                            |

|                                                                                                                                        |                    |                                         |                    | num Featur         |                    |                                               | )                                                        |                                  | Minimum<br>Production                                          | Cost Per                                                                                           |                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|--------------------|--------------------|--------------------|-----------------------------------------------|----------------------------------------------------------|----------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Company<br>Contact Person                                                                                                              | n<br>Me-G          | MOS<br>Si-G                             | pl<br>Me-G         | MOS<br>Si-G        | Me-G               | MOS<br>Si-G                                   | Bipolar                                                  | Prod.<br>Wafer<br>Size           | Requirements<br>(\$ or wafers<br>per year)                     | Prototype Run<br>(with prod. cost,<br>if available)                                                | Design Format<br>from Customer                          |
| Four-Phase Systems, Inc.<br>10700 N. De Anza Blvd.<br>Cupertino, CA 95014<br>(408) 255-0900                                            | √<br>7μm           | √<br>5µm                                | √<br>8µm           |                    | √<br>7µm           | √<br>4µm                                      |                                                          | 3″                               | (not<br>defined)                                               | Typical<br>engineering<br>qualification<br>run: \$5,000                                            | Working plates,<br>PG or data-<br>base tape             |
| Larry Ragle<br>Marketing Manager                                                                                                       |                    |                                         |                    | 1.2                |                    |                                               |                                                          |                                  |                                                                |                                                                                                    |                                                         |
| General Instrument<br>Microelectronics Division<br>600 W. John St., C.S. 620<br>Hicksville, NY 11802<br>(516) 733-3611<br>J.E. Edwards |                    | √<br>4µm<br>(9µm)                       |                    |                    |                    | √<br>5μm<br>(10μm)                            |                                                          | 4"                               | 50 wafers                                                      | Prototype run<br>(including mask<br>costs): \$8000<br>(50 tested<br>prototypes or<br>5 wafers out) | Calma GDSII tape<br>(preferred);<br>PG tape,<br>masks   |
| J.E. Edwards                                                                                                                           |                    |                                         |                    |                    |                    |                                               |                                                          |                                  |                                                                |                                                                                                    |                                                         |
| GTE Microcircuits<br>2000 W. 14th Street<br>Tempe, AZ 85281<br>(602) 968-4431<br>Fred M. McWilliams<br>Sales Manager,                  |                    | √<br>5µm                                |                    |                    |                    | √<br>4µm,<br>ISO <sup>2</sup><br>CMOS,<br>4µm | √<br>Linear                                              | 4"                               | 100<br>wafers/yr.<br>(engineering<br>qual. runs:<br>25 wafers) | Consult factory                                                                                    | Calma tape,<br>masks,<br>PG tape                        |
| Silicon Foundry                                                                                                                        |                    |                                         |                    |                    | •                  |                                               |                                                          |                                  |                                                                |                                                                                                    |                                                         |
| Harris Semiconductor<br>P.O. Box 883<br>Melbourne, FL 32901<br>(305) 729-5681<br>Dennis Gaetano<br>Mgr., Mktg. Planning                | √<br>5µm<br>(15µm) |                                         | √<br>5μm<br>(15μm) | √<br>4µm<br>(10µm) |                    | √<br>Зµт<br>(8µт)                             | √<br>STL,<br>2-layer<br>metal,<br>14µm<br>metal<br>pitch | 4″<br>MOS;<br>3″<br>bi-<br>polar | \$100,000/yr.                                                  | Consult factory                                                                                    | PG tape or<br>Calma tape<br>(preferred);<br>masks       |
| Ngi, Mitg. Fiziting                                                                                                                    |                    |                                         |                    | · ·                |                    |                                               | plich                                                    | h de sunt                        |                                                                |                                                                                                    |                                                         |
| Hughes Aircraft Co.<br>Solid State Products Div.<br>500 Superior Avenue<br>Newport Beach, CA 92663<br>(714) 759-2964                   |                    |                                         |                    |                    | ,<br>4µm           | √<br>3μm                                      |                                                          | 3"<br>and<br>4"                  | 25-wafer<br>lots                                               | Consult factory                                                                                    | Calma tape,<br>PG tape                                  |
| P. Jennifer Huffer<br>Div. Advert. Manager                                                                                             |                    |                                         |                    |                    |                    |                                               |                                                          |                                  |                                                                |                                                                                                    |                                                         |
| Intel Corp.<br>5000 W. Williams Field Road<br>Chandler, AZ 85224<br>(602) 961-8051                                                     |                    | √<br>HMOSI<br>3.5μm*,<br>HMOSII<br>2μm* |                    |                    |                    | √<br>2µm*<br>CHMOS                            |                                                          | 4"<br>and<br>6"                  | 10,000<br>units/yr.<br>("classical<br>foundry")                | Consult factory                                                                                    | Applicon tape,<br>Calma tape                            |
| Bob Koehler<br>Marketing Manager                                                                                                       | ~                  | _                                       |                    |                    |                    |                                               |                                                          |                                  |                                                                | Constant of the                                                                                    | <i>n</i>                                                |
| International Microelectronic<br>Products<br>2830 N. First Street<br>San Jose, CA 95134<br>(408) 262-9100                              |                    | √<br>Зµт<br>(8µm),<br>4µm,<br>5µm       |                    |                    |                    | √<br>Зµт<br>(8µт),<br>4µт,<br>5µт             |                                                          | 4"                               | \$50,000/yr.                                                   | Prod. cost<br>(3μm CMOS):<br>\$6500 to \$8500<br>plus mask costs                                   | Calma tape or<br>Applicon tape<br>(preferred);<br>masks |
| Bob Gardner<br>Marketing Manager                                                                                                       |                    |                                         |                    |                    |                    |                                               |                                                          |                                  |                                                                |                                                                                                    |                                                         |
| Micrel<br>1235 Midas Way<br>Sunnyvale, CA 94086<br>(408) 245-2500                                                                      |                    | √<br>4μm<br>(10μm)                      | √<br>4µm<br>(10µm) | √<br>4μm<br>(10μm) | √<br>4μm<br>(10μm) | √<br>4µm<br>(10µm)                            | √<br>Linear<br>TTL                                       | 3″                               | 25 wafer<br>starts                                             | Engineering run<br>(25 wafer<br>starts): \$2500                                                    | Database tape,<br>masks,<br>PG tape                     |
| Stan Ericsson<br>Director, Sales/Mktg.                                                                                                 |                    |                                         |                    |                    |                    |                                               |                                                          |                                  |                                                                |                                                                                                    |                                                         |
| Micro-Circuit Engineering, Inc.<br>1111 Fairfield Drive<br>W. Palm Beach, FL 33407<br>(305) 845-2837                                   |                    |                                         |                    |                    | √<br>5μm<br>(10μm) | √<br>5μm<br>(10μm)                            | √<br>biFET<br>and<br>biMOS                               | 4"                               | Order<br>commitment:<br>\$100,000                              | (consult factory)                                                                                  | Calma tape,<br>CIF,<br>masks,<br>PG tape                |
| Dirk Schwebe<br>Marketing Manager                                                                                                      |                    |                                         |                    |                    |                    |                                               | processes;<br>20V,<br>40V,<br>80V                        |                                  |                                                                |                                                                                                    |                                                         |

\*Intel uses "effective channel length" which may be a lower number than the equivalent "drain channel length" specified by other vendors.

| Post Wafer-<br>Processing<br>Services<br>(wafer<br>probing,<br>packaging,<br>testing, etc.)    | Normal<br>Turnaround Time                                                                                                    | Wafer<br>Acceptable<br>Criteria<br>(std. process<br>control monitor)                                 | Technical<br>Interaction<br>Between Foundry<br>and Customer                                                            | Availability of<br>Design Rules<br>for Various<br>Processes   | Must<br>Customer<br>Sign Non-<br>disclosure<br>Agreements                   | Simulator<br>Parameters<br>Available                      | Second-<br>Source<br>Agreements                                         | Will<br>Foundry<br>Modify<br>Process?                 | Processes<br>Available Within<br>Next 6 Months                                                                                                   |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Probing,<br>backaging,<br>backaged-<br>bart testing<br>burn-in                                 | Masks to wafers:<br>4 wks. (typical)<br>Add 1 wk. for<br>assembly/test of<br>small lots                                      | Four-Phase or<br>customer-<br>supplied PCM.<br>Will also work<br>on a good<br>die-per-wafer<br>basis | "Constant"<br>interaction                                                                                              | All                                                           | No                                                                          | Available<br>(not specified)<br>but "rarely<br>requested" | (no formal<br>agreements)                                               | Yes                                                   | Some 4"wafer<br>production by<br>4Q83. Plans<br>to increase<br>volume in 4µm<br>Si-gate CMOS<br>process by 3Q83                                  |
| Probing,<br>packaging,<br>packaged-<br>part<br>esting                                          | Calma tape to wafers:<br>8-10 weeks (typical)<br>Add 2-3 weeks for<br>packaged devices                                       | Electrical<br>parameters<br>measured on<br>GI test<br>structures                                     | Initial review,<br>follow-up<br>reviews as<br>required                                                                 | All<br>(3µm process<br>specs not<br>final as of<br>4/25/83)   | Yes                                                                         | (not available)                                           | (no formal<br>agreements)                                               | Yes<br>(within<br>limits)                             | 3μm Si-gate<br>nMOS process<br>avail. 4Q83<br>3μm Si-gate<br>CMOS process<br>avail. 4Q83                                                         |
| Probing,<br>backaging                                                                          | Masks to wafers:<br>5-6 weeks (typical)                                                                                      | GTE-supplied<br>PCM                                                                                  | Periodic<br>process and<br>design reviews                                                                              | All                                                           | Yes                                                                         | SPICE,<br>TEGAS                                           | Mitel                                                                   | Maybe<br>(depends<br>on size of<br>order)             | 3μm, 2-layer<br>metal Si-gate<br>CMOS avail.<br>3Q83                                                                                             |
| Probing,<br>backaging,<br>backaged-<br>bart<br>testing,<br>burn-in                             | Calma tape to<br>probed wafers: 10-12<br>weeks (typical)<br>Add 6-12 weeks for<br>packaged,<br>tested parts                  | (negotiable)                                                                                         | Depends on<br>customer<br>requirements                                                                                 | All                                                           | Yes                                                                         | SLICE<br>(Harris'<br>version of<br>SPICE)                 | (none)                                                                  | Yes<br>(if it<br>makes<br>"business<br>sense")        | 2μm, 2-layer<br>metal CMOS,<br>under develop-<br>ment for gate<br>arrays, should<br>be avail. as<br>foundry process<br>by end of 1983            |
| Probing<br>backaging,<br>backaged-<br>bart<br>lesting                                          | PG tape to masks:<br>10 days<br>Masks to finished<br>wafers: 25 days                                                         | Standard<br>Huges PCM                                                                                | Periodic<br>process and<br>design reviews                                                                              | All                                                           | Yes                                                                         | SPICE<br>(worst-case<br>process<br>modules)               | Yes (not<br>specified)                                                  | Yes<br>(if volume<br>warrants it)                     | (not specified)                                                                                                                                  |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing,<br>character-<br>zation<br>(skew runs) | Database tape to<br>tested wafers<br>(prototype run):<br>9-12 weeks                                                          | Intel PCM<br>always stepped<br>into wafer                                                            | Intel prefers<br>to work with<br>customers who<br>design chips<br>chips using<br>the iCEL*<br>standard cell<br>program | All                                                           | Yes                                                                         | ASPEC<br>(usually reqs.<br>non-disclosure<br>agreement)   | No                                                                      | No                                                    | (not specified)                                                                                                                                  |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing,<br>burn-in                             | Database tape to<br>packaged/tested parts:<br>6 weeks (5µm)<br>7 weeks (3µm CMOS)<br>(3 weeks cycle avail.<br>at added cost) | IMP PCM<br>(preferred) or<br>customer-<br>supplied PCM                                               | Initial review<br>plus any<br>necessary<br>follow-up                                                                   | All                                                           | Yes                                                                         | Available<br>(not specified)                              | Comdial<br>(others in<br>negotiation)                                   | Yes<br>(usually<br>for eng.<br>prototype<br>run only) | 2-layer poly<br>and 15V CMOS<br>processes by<br>4Q83. 2-layer<br>metal by 4Q83                                                                   |
| Probing,<br>packaging,<br>packaged-<br>part<br>lesting,<br>burn-in                             | PG tape to wafers:<br>5-7 weeks (typical)<br>Add 3-4 weeks for<br>packaged, tested<br>devices                                | Micrel- or<br>customer-<br>supplied PCM                                                              | Initial review,<br>follow-up<br>reviews as<br>required                                                                 | All<br>(design rules<br>generally<br>supplied by<br>customer) | No<br>(Micrel<br>will sign<br>non-discl.<br>for cust.<br>supplied<br>rules) | (not available)                                           | Will modify<br>process to be<br>mask compatible<br>with prime<br>source | Yes<br>(see left)                                     | 4" wafers by<br>4Q83. Schottky<br>TTL (3-μ epi)<br>by 4Q83                                                                                       |
| Probing,<br>packaging,<br>packaged-<br>part<br>lesting                                         | Calma tape to<br>packaged/tested<br>samples: 7-11 weeks                                                                      | MCE-supplied<br>PCM                                                                                  | Periodic<br>process/design<br>reviews                                                                                  | All                                                           | Yes                                                                         | SPICE,<br>ASPEC-G2                                        | Yes<br>Linear<br>Technology<br>Corp.                                    | Yes                                                   | 3μm oxide-<br>isolated Si-gate<br>CMOS by 12/83<br>20V dielectric-<br>isol. bipolar<br>by 12/83. 40V<br>dielectric-<br>isol. bipolar<br>by 12/83 |

|                                                                                                                                                          |          |                                             |           | imum Featu  | gies Availab<br>ire Size/Gati<br>ch shown in |                                                                    | )                                                                                             |                                   | Minimum<br>Production                                                                                                 | Cost Per                                                                                                                    |                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------|-----------|-------------|----------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| Company<br>Contact Person                                                                                                                                | Me-G     | nMOS<br>Si-G                                | Me-G      | MOS<br>Si-G | Me-G                                         | MOS<br>Si-G                                                        | Bipolar                                                                                       | Prod.<br>Wafer<br>Size            | Requirements<br>(\$ or wafers<br>per year)                                                                            | Prototype Run<br>(with prod. cost,<br>if available)                                                                         | Design Format<br>from Customer                                    |
| Mitel Semiconductor<br>360 Legget Drive<br>P.O. Box 13320<br>Kanata, Ontario K2K 1X5<br>Canada<br>(613) 592-5630<br>Gene Cohen<br>Custom Prod. Line Mgr. |          |                                             |           |             | ✓ —                                          | √<br>Зµт,<br>4µт,<br>5µт                                           |                                                                                               | 4"                                | Wafer run:<br>20 wafers<br>Order:<br>\$10,000                                                                         | (see left)                                                                                                                  | Calma tape,<br>PG tape,<br>masks                                  |
| Mosfet-Micro Labs, Inc.<br>Penn Centre Plaza<br>Quakertown, PA 18951<br>(215) 536-2104<br>Robert O. Campbell<br>Marketing Manager                        | √<br>3µm | √<br>3µm<br>(also<br>tung-<br>sten<br>gate) | √<br>3μm  | 3μm         | √<br>3μm                                     | √<br>3µm<br>(also<br>tung-<br>sten<br>gate)                        |                                                                                               | 3"                                | Prod. cost:<br>\$2000 (me-<br>gate pMOS,<br>nMOS) to<br>\$3500 (Si-<br>gate CMOS)                                     | (see left)                                                                                                                  | PG tape,<br>masks                                                 |
| National Semiconductor<br>2900 Semiconductor Drive<br>Santa Clara, CA 95051<br>(408) 737-6055<br>Richard T. Barck<br>Dir. MOS/LSI Mktg.                  | √<br>5µт | √<br>Зµт,<br>4µт to<br>5µт                  | .∕<br>8µm |             | √<br>7µm                                     | √<br>3μm<br>Single<br>and<br>dual<br>poly,<br>3μm<br>dual<br>metal | √<br>I <sup>2</sup> L, 5V<br>Schottky;<br>5-100V non-<br>Schottky;<br>5V gold-doped           | 4"<br>and<br>5"                   | Business per<br>family:<br>\$150,000 to<br>\$200,000/yr.<br>(Not inter-<br>ested in<br>prototype<br>business<br>only) | Prototype lot<br>charge (not<br>incl. mask/test<br>charges):<br>\$225/wafer<br>(me-gate)<br>\$350/wafer<br>(Si-gate)        | Calma tape<br>(preferred);<br>Applicon tape,<br>masks,<br>PG tape |
| NCR Corporation<br>Microelectronics Div.<br>2001 Danfield Court<br>Ft. Collins, CO 80525<br>303) 226-9580<br>Dave Newman<br>Prod. Strategy Mgr.          |          | √<br>3µm<br>Single<br>or<br>dual<br>metal   |           |             |                                              | √<br>3µm<br>(7.5µm)<br>single<br>or<br>dual<br>metal               |                                                                                               | 4"                                | 500 wafers<br>for non-std.<br>processing;<br>100 wafers<br>otherwise                                                  | (consult factory)                                                                                                           | Calma tape<br>(preferred);<br>PG tape,<br>masks                   |
| Nitron<br>10420 Bubb Road<br>Cupertino, CA 95014<br>408) 255-7550<br>Robert Miller                                                                       |          |                                             |           |             | √<br>5µm<br>(12µm)                           | √<br>4µm<br>(12µm)                                                 |                                                                                               | 3″<br>and<br>4″                   | \$100,000/yr.<br>(including<br>non-recur-<br>ring costs)                                                              | (consult factory)                                                                                                           | Calma tape,<br>PG tape,<br>masks,<br>reticles                     |
| /P, Mktg. and Sales                                                                                                                                      |          |                                             |           |             | 1                                            |                                                                    |                                                                                               |                                   | n an                                                                              |                                                                                                                             |                                                                   |
| Plessey<br>1641 Kaiser Avenue<br>rvine, CA 92714<br>(714) 540-9937<br>Peter Minett<br>Product Mktg. Mgr.                                                 |          | √<br>5µm<br>(10µm),<br>6µm<br>(12µm)        |           |             |                                              | √<br>2.5µm<br>(8µm),<br>4µm<br>(9.6µm),<br>5µm<br>(12µm)           | √<br>3μm ECL,<br>4μm ECL                                                                      | 3"<br>and<br>4"                   | \$50,000/yr.                                                                                                          | (consult factory)                                                                                                           | Calma tape,<br>masks,<br>PG tape                                  |
| Polycore Electronics, Inc.<br>1107 Tourmaline Drive<br>Newbury Park, CA 91320<br>(805) 498-8832<br>S.K. Leong<br>Vice President                          |          |                                             |           |             | √<br>7µm<br>(>20V<br>process<br>avail.)      |                                                                    | √<br>Linear,<br>I <sup>2</sup> L<br>dielectric<br>isolation<br>combination<br>CMOS/<br>linear | 3″                                | 24 wafer<br>engineering<br>lot                                                                                        | Engineering<br>runs: \$3000<br>to \$6000<br>Production<br>costs (avg.):<br>\$100/wafer<br>(CMOS)<br>\$130/wafer<br>(linear) | Working plates                                                    |
| RCA<br>Solid State Div.<br>At. 202<br>Somerville, NJ 08876<br>201) 685-6000<br>Jurgen W. Scherer<br>Viktg. Mgr., Custom Products                         |          |                                             |           |             | √<br>7µm                                     | √<br>3µm,<br>5µm<br>CMOS/<br>SOS:<br>3µm,<br>4µm,<br>5µm,          |                                                                                               | 4"<br>(3"<br>for<br>CMOS/<br>SOS) | (consult factory)<br>(RCA offers<br>foundry<br>services on<br>selected<br>basis only)                                 | Evaluation-<br>lot costs:<br>\$20,000-\$30,000<br>Tooling costs:<br>\$10,000-\$20,000                                       | Calma tape                                                        |
| Semi Processes, Inc.<br>1971 N. Capital Ave.<br>San Jose, CA 95132<br>(408) 945-1500                                                                     |          |                                             |           |             | √<br>4.5μm                                   | √<br>4.5µm                                                         |                                                                                               | 3″                                | (not<br>specified)                                                                                                    | Typical cost<br>for evaluation<br>run (CMOS me-<br>gate): \$2500                                                            | Masks                                                             |
| C.B. Detrick<br>Wafer Service Mgr.                                                                                                                       |          |                                             |           |             |                                              |                                                                    |                                                                                               |                                   |                                                                                                                       |                                                                                                                             |                                                                   |

| Post Wafer-<br>Processing<br>Services<br>wafer<br>rrobing,<br>hackaging,<br>esting, etc.)     | Normal<br>Turnaround Time                                                                                                               | Wafer<br>Acceptable<br>Criteria<br>(std. process<br>control monitor) | Technical<br>Interaction<br>Between Foundry<br>and Customer           | Availability of<br>Design Rules<br>for Various<br>Processes | Must<br>Customer<br>Sign Non-<br>disclosure<br>Agreements | Simulator<br>Parameters<br>Available | Second-<br>Source<br>Agreements                          | Will<br>Foundry<br>Modify<br>Process? | Processes<br>Available Within<br>Next 6 Months                                                                                                        |
|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------|----------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Probing,<br>nackaging,<br>nackaged-<br>nart<br>esting                                         | Masks to wafers:<br>6 weeks (typical)<br>Add 4 weeks from<br>PG tape; add<br>2 weeks to packaged<br>parts                               | Mitel PCM                                                            | Technical<br>review<br>meetings<br>possible                           | All                                                         | Yes                                                       | SPICE                                | GTE<br>Microciruits                                      | Yes<br>(negotiable)                   | (not specified)                                                                                                                                       |
| services<br>available<br>ocally<br>slsewhere)                                                 | Masks to test<br>circuits: 3 to<br>4 weeks                                                                                              | (flexible)                                                           | Interaction<br>with MML's<br>engineers/<br>technicians<br>as required | Sells layout<br>rules for<br>\$250                          | -                                                         | (not available)                      | (sometimes)                                              | Yes                                   | High-voltage<br>MOS; also<br>working with<br>V-groove MOS                                                                                             |
| Probing,<br>packaging,<br>packaged-<br>part<br>esting,<br>esting,<br>eliability<br>processing | Database tape to<br>PCM-tested wafers:<br>6 to 10 weeks<br>(depending on process)<br>For packaged parts,<br>add 4 to 6 weeks            | Standard<br>National PCM                                             | Initial and<br>follow-up<br>process/design<br>reviews as<br>required  | Ali                                                         | Yes                                                       | SNAP<br>(NSC internal)               | Yes<br>(not specified)                                   | Yes<br>(minor)                        | 2μm double-<br>metal n-well<br>CMOS: mid 84                                                                                                           |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing,<br>burn-in                            | Calma tape to<br>tested wafers:<br>6 weeks (typical)                                                                                    | Prefers to<br>step-in<br>NCR PCM                                     | Initial review<br>Followup<br>reviews as<br>necessary                 | Negotiable                                                  |                                                           | SPICE                                | Not yet<br>(in negotiation<br>with 3 large<br>companies) | Yes<br>(depends<br>on<br>volume)      | Will be able to<br>manufacture<br>devices (with poly-<br>to-substrate<br>capacitors)<br>for analog<br>functions in<br>CMOS circuits<br>by end of 1983 |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing,<br>burn-in                            | Masks to tested<br>wafers: 4 to 6 weeks<br>From PG tape add<br>2 weeks;<br>to packaged/tested<br>parts: add 4 weeks                     | Nitron PCM<br>(preferred) or<br>customer-<br>supplied PCM            | Initial and<br>follow-up<br>process/design<br>reviews                 | For older<br>processes                                      | Yes                                                       | (not available)                      | Universal<br>Semiconductor<br>(Si-gate)                  | Yes<br>(within<br>limits)             | 3μm Si-gate<br>CMOS available<br>by 1Q84                                                                                                              |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing                                        | Masks to wafers:<br>2 wks.<br>PG tape to tested<br>devices: 6 wks.                                                                      | Plessey PCM                                                          | Initial review                                                        | All                                                         | Yes                                                       | SPICE                                | Yes<br>(not specified)                                   | No                                    | 2.5-μm CMOS<br>by end of 1983                                                                                                                         |
| Probing,<br>(packaging<br>in far East<br>and testing<br>can be<br>arranged)                   | Fast-turnaround<br>engineering runs,<br>masks to wafers:<br>2 wks. (CMOS)<br>3 wks. (linear)<br>Add 2 to 3 days for<br>sample packaging | Polycore-<br>supplied PCM                                            | Initial review                                                        | All                                                         | No                                                        | (not available)                      | (no formal<br>agreements)                                | Yes                                   | (not disclosed)                                                                                                                                       |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing,<br>burn-in                            | (not specified)                                                                                                                         | RCA's Wafer<br>Acceptance<br>Test (WAT)<br>criterion                 | Initial formal<br>design reviews<br>(required)                        | All                                                         | Yes                                                       | R-CAP                                | (no formal<br>agreements)                                | No                                    | (none)                                                                                                                                                |
| Basic<br>testing                                                                              | Masks to wafers: 4<br>wks. (me-gate CMOS)<br>6 to 8 wks.<br>(Si-gate CMOS)                                                              | Mutually<br>agreed-upon<br>PCM                                       | Periodic<br>interaction                                               | All                                                         | For Si-<br>gate CMOS<br>process<br>only                   |                                      | (not specified)                                          | Yes                                   | 5" wafer<br>production by<br>end of 1983                                                                                                              |

|                                                                                                                                        |      |                                                                                                  | Mini<br>(minumur | mum Featu                                   | gies Availab<br>re Size/Gate<br>sh shown in | le<br>e length<br>parentheses                                                        | )                                                              |                        | Minimum<br>Production                                                                                                                 | Cost Per                                                                                                                                      |                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------|------------------|---------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| Company<br>Contact Person                                                                                                              | Me-G | nMOS<br>Si-G                                                                                     | p<br>Me-G        | MOS<br>Si-G                                 | C<br>Me-G                                   | MOS<br>Si-G                                                                          | Bipolar                                                        | Prod.<br>Wafer<br>Size | Requirements<br>(\$ or wafers<br>per year)                                                                                            | Prototype Run<br>(with prod. cost,<br>if available)                                                                                           | Design Format<br>from Customer                                                |
| Silicon Systems, Inc.<br>14351 Myford Road<br>Tustin, CA 92680<br>(714) 731-7110<br>Bob Schultz<br>Director, Customer Servs.           |      |                                                                                                  |                  |                                             | √<br>7μm<br>(12μm)                          | √<br>Зµт<br>(8µт)                                                                    | √<br>Junction-<br>isolated<br>(12V V <sub>CED</sub> ),<br>14µm | 4"                     | \$20,000/yr.                                                                                                                          | (consult factory)                                                                                                                             | Calma tape,<br>CIF,<br>masks,<br>PG tape                                      |
| Solid State Scientific, Inc.<br>3900 Welsh Road<br>Willow Grove, PA 19090<br>(215) 657-8400<br>John J. Wunner<br>Director of Mktg.     |      | √<br>7µm                                                                                         |                  |                                             | √<br>6μm                                    | √<br>Зµm                                                                             |                                                                | 4"                     | \$250,000<br>over first<br>year                                                                                                       | \$15,000 to<br>\$30,000 to<br>produce<br>packaged<br>prototypes<br>from PG<br>tape                                                            | Applicon tape,<br>PG tape                                                     |
| STC Microtechnology<br>2270 S. 88th St., MD G1<br>Louisville, CO 80027<br>(303) 673-4307<br>Lori Hiatt                                 |      | √<br>3µm<br>(1-<br>or 2-<br>layer<br>metal)                                                      |                  | √<br>3μm<br>(1-<br>or 2-<br>layer<br>metal) |                                             | √<br>3µm<br>(1-<br>or 2-<br>layer<br>metal)                                          |                                                                | 4"                     | 500 wafers<br>or<br>\$250,000/yr.                                                                                                     | \$10,000 for<br>first 20 wafers                                                                                                               | Calma tape,<br>Applicon tape,<br>CIF,<br>PG tape,<br>masks                    |
| Supertex, Inc.<br>1225 Bordeaux Drive<br>Sunnyvale, CA 94086<br>(408) 744-0100                                                         |      |                                                                                                  |                  |                                             | √<br>5μm<br>(10μm)                          | √<br>5µm<br>(10µm)                                                                   |                                                                | 4"                     | Lot: 24<br>wafers                                                                                                                     | Engineering<br>lots: \$4800<br>to \$8400                                                                                                      | Masks                                                                         |
| Richard Siegel<br>Vice President/Sales                                                                                                 |      |                                                                                                  |                  |                                             |                                             |                                                                                      |                                                                |                        |                                                                                                                                       |                                                                                                                                               |                                                                               |
| Synertek<br>(a subsidiary of Honeywell)<br>3001 Stender Way<br>Santa Clara, CA 95054<br>(408) 748-7045<br>Dan Carlson<br>COT Marketing |      | √<br>2µm<br>(6.5µm),<br>3µm<br>(9µm),<br>5µm<br>(10 and<br>11.5µm)<br>single &<br>double<br>poly |                  |                                             |                                             | √<br>2μm<br>double<br>poly<br>(6.5μm),<br>3μm<br>(9μm)<br>single &<br>double<br>poly |                                                                | 4"                     | 5 wafer<br>runs per<br>year<br>(20 wafers<br>out per run)                                                                             | Production<br>cost: \$250 to<br>\$400 per wafer                                                                                               | Calma GDSII<br>(preferred);<br>PG tape,<br>masks                              |
| United Microelectronics Corp.<br>3056A Scott Boulevard<br>Santa Clara, CA 95050<br>(408) 727-9239<br>Troy Speers<br>Marketing Manager  |      | √<br>Зµт<br>(7µт)                                                                                |                  |                                             | √<br>5µm<br>(10µm)                          | √<br>Зµт<br>(8µm)                                                                    |                                                                | 4"                     | Production<br>run: 24<br>wafers<br>(engineering<br>prototype<br>run: 10<br>wafers)                                                    | Engineering<br>wafers:<br>\$200 each<br>(minimum 10)                                                                                          | Calma tape,<br>PG tape,<br>masks                                              |
| Universal Semiconductor, Inc.<br>1925 Zanker Road<br>San Jose, CA 95112<br>(408) 279-2830<br>Barry Boulton<br>Sales Manager            |      | √<br>5μm<br>(10μm                                                                                | -                |                                             |                                             | √<br>single<br>and<br>double<br>poly<br>3µm<br>(10µm),<br>5µm<br>(10µm)              |                                                                | 4"                     | 500 wafers<br>(engineering<br>run: 50<br>wafer starts)                                                                                | Engineering<br>run: \$15,000<br>plus tooling<br>(\$25,000 plus<br>tooling without<br>product<br>commitment)                                   | Calma tape,<br>Applicon tape,<br>PG tape,<br>masks                            |
| VLSI Technology, Inc.<br>1101 McKay Drive<br>San Jose, CA 95131<br>(408) 942-1810<br>Tony Valentino<br>Marketing Manager,              |      | √<br>3µm<br>(7.0µm)<br>HMOSI,<br>5µm                                                             |                  |                                             |                                             | √<br>3µm<br>n-well<br>process<br>via<br>Japan<br>source                              |                                                                | 4"                     | Production<br>lots: 10 wafers<br>Prototype<br>runs: 5 wafers<br>Multi-product<br>wafers (MPW):<br>20 packaged,<br>untested<br>devices | MPW run:<br>\$5000-\$7500<br>Typical wafer<br>charges: (4<br>wks. through-<br>put): \$400/wafer<br>(5µm nMOS)<br>to \$700/wafer<br>(4µm CMOS) | CIF,<br>PG tape,<br>Calma tape,<br>(also masks<br>for standard<br>processing) |
| ZyMOS Corp.<br>P.O. Box 62379<br>Sunnyvale, CA 94088<br>(408) 730-8800<br>Cliff Vaughn<br>COT Mktg. Manager                            |      |                                                                                                  |                  |                                             | √<br>5μm<br>(10μm)                          | √<br>5μm<br>(9μm),<br>3μm<br>(8μm)<br>in<br>devel.                                   |                                                                | 4"                     | 6-wafer<br>prototype<br>run plus 50<br>wafers/yr.<br>(eng. proto-<br>type run:<br>10 wafers)                                          | 6-wafer proto-<br>type run: \$4800<br>to \$5300<br>Production<br>volume costs:<br>\$220 to \$260 per<br>wafer                                 | Database tape,<br>PG tape,<br>masks                                           |

| Post Wafer-<br>Processing<br>Services<br>(wafer<br>probing,<br>packaging,<br>testing, etc.)           | Normal<br>Turnaround Time                                                                                                                                 | Wafer<br>Acceptable<br>Criteria<br>(std. process<br>control monitor)              | Technical<br>Interaction<br>Between Foundry<br>and Customer                 | Availability of<br>Design Rules<br>for Various<br>Processes | Must<br>Customer<br>Sign Non-<br>disclosure<br>Agreements | Simulator<br>Parameters<br>Available                                                   | Second-<br>Source<br>Agreements                                                                  | Will<br>Foundry<br>Modify<br>Process?             | Processes<br>Available Within<br>Next 6 Months                                                                                                            |
|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Probing,<br>packaging,<br>packaged-<br>part testing,<br>high-<br>reliability<br>back-end<br>screening | Masks to tested<br>wafers: 6 to 8 wks.                                                                                                                    | SSI- or<br>customer-<br>supplied PCM                                              | Initial design<br>review                                                    | All                                                         | No                                                        | SPICE                                                                                  | (no formal<br>agreements)                                                                        | Yes<br>(depends<br>on<br>volume)                  | Washed emitter<br>bipolar process<br>available 4Q83                                                                                                       |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing,<br>qualification/<br>screening                | PG tape to tested<br>wafers: 10 to<br>12 wks.                                                                                                             | Stepped-in<br>test sites<br>(source not<br>specified)                             | Initial process/<br>design reviews,<br>further<br>assistance<br>as required | All                                                         | Yes                                                       | MSINC<br>(SPICE<br>available<br>soon)                                                  | nMOS process<br>compatible<br>with Standard<br>Microsystems                                      | Yes<br>(depends<br>on<br>circum-<br>stances)      | (none)                                                                                                                                                    |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing,<br>charac-<br>terization                      | Masks to tested<br>wafers: 2 wks.<br>From PG tape:<br>add 1 wk.<br>From CIF or CAD<br>database tape:<br>add 2 wks.<br>To tested/pkg.<br>parts: add 2 wks. | STC PCM                                                                           | Various<br>process/<br>layout/design<br>reviews<br>available                | All                                                         | Yes                                                       | SPICE<br>MOS2<br>model<br>parameters                                                   | (available<br>but not<br>specified)                                                              | Yes                                               | 2μm Si-gate<br>CMOS and nMOS<br>processes, 1- or<br>2-layer metal<br>by 4Q83                                                                              |
| Custom<br>handling                                                                                    | Masks to tested<br>wafers: 4 to 6 wks.<br>(me-gate)<br>5 to 8 wks.<br>(Si-gate)                                                                           | Supertex-<br>supplied PCM                                                         | Process<br>parameter<br>reviews                                             | All                                                         | Yes                                                       | (not available)                                                                        | No formal<br>agreements<br>(claims to be<br>mask compat-<br>ible with<br>Mitel, GTE,<br>and AMI) | Yes                                               | 4μm Si-gate<br>CMOS by 4Q83                                                                                                                               |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing,<br>burn-in                                    | Calma tape to wafers:<br>10 wks.<br>From PG tape:<br>8 wks.<br>From masks:<br>3 to 5 wks.                                                                 | Synertek PCM<br>required on<br>at least 3 of 5<br>test sites                      | Depends on<br>customer<br>requirements                                      | All                                                         | Required<br>for 2µm<br>and 3µm<br>processes               | Provide SPICE<br>simulation<br>(but not<br>actual SPICE<br>model)                      | Some<br>(not specified)                                                                          | Yes<br>(implant<br>levels<br>only)                | 5"wafer<br>processing<br>capability by<br>1Q84                                                                                                            |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing                                                | Masks to wafers:<br>3 wks.<br>From PG tape:<br>add 1.5 wks.<br>To packaged parts:<br>add 1.5 wks.                                                         | PCM<br>(source not<br>specified)                                                  | Initial design<br>rule exchange/<br>review                                  | All                                                         | Yes                                                       | Some SPICE<br>and ASPEC<br>parameters<br>available;<br>not complete<br>for 3µm process | Mask<br>compatible<br>with AMI<br>Si-gate CMOS                                                   | Yes                                               | 3μm 2-layer<br>metal and 3μm<br>2-layer poly<br>CMOS process<br>available by<br>4Q83                                                                      |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing                                                | Masks to probed<br>waters: 5 wks.<br>From PG tape:<br>add 2 wks.;<br>to packaged samples:<br>add 1 wk.                                                    | Prefers<br>Universal<br>PCM stepped in;<br>but will accept<br>customer PCM        | Initial review,<br>circuit design<br>and CAD<br>support                     | Ali                                                         | Yes                                                       | SPICE2G                                                                                | Siliconix<br>and Nitron<br>(others in<br>negotiation)                                            | No                                                | 2μm oxide-<br>isolated CMOS<br>by Dec. 1983                                                                                                               |
| Probing,<br>packaging,<br>packaged-<br>part<br>testing                                                | Database merge to<br>packaged parts (MPW):<br>4 wks.<br>Masks to wafers (stand-<br>alone product):<br>2.5 wks.                                            | VTI-supplied<br>PCM                                                               | Process com-<br>patibility and<br>prototype<br>verification<br>reviews      | All                                                         | Yes                                                       | SPICE,<br>ASPEC                                                                        | Ricoh Corp.<br>(Japan)                                                                           | Yes<br>(V <sub>T</sub> only<br>for low<br>volume) | 2.5μm HMOSII<br>available by 3Q83<br>3μm n-well CMOS<br>in August 1983<br>3μm twin tub<br>CMOS: 4Q83<br>2-layer metal<br>CMOS available<br>by end of 1983 |
| Probing,<br>packaging,<br>packaged-<br>part testing,<br>high-temp.<br>and mil. std.<br>testing        | Masks to wafers:<br>3 to 4 wks.<br>PG tape to wafers:<br>5 to 6 wks.<br>Add 1 wk. for<br>tested prototypes                                                | ZyMOS-supplied<br>PCM (not<br>proprietary;<br>available to<br>other IC<br>makers) | Initial and<br>follow-on<br>reviews as<br>required                          | All                                                         | No                                                        | Most SPICE<br>parameters<br>available                                                  | Intel<br>(3-µ HCMOS)<br>Calls older<br>processes<br>"industry<br>standard"                       | Slight<br>adjustments<br>only                     | 3-µHCMOS<br>available in<br>2nd half of 1983                                                                                                              |